## **GOVT POLYTECHNIC MANESAR**

## **Lesson Plan**

Name of faculty member Devender Singh Discipline Electronics Engg.

Semester Subject

MICROPROCESSORS AND PERIPHERAL DEVICES Lession plan duration 15 week (from January 2018 to April 2018)

|      |                                  | Theory                                                                                                                              |               | Practical                                                                                                             |
|------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------------------------------------------------------------------------------------------------------------------|
| •    | Lecturer day                     | Topic ( including assignment/test)                                                                                                  | Practical day | Topic                                                                                                                 |
| 1st  | 1                                | Evolution of Microprocessor                                                                                                         |               | Familiarization of different keys of 8085 microprocessor kit and its memory map                                       |
|      | 2                                | Typical organization of a microcomputer system and                                                                                  |               |                                                                                                                       |
|      | 3                                | functions of its various blocks  Microprocessor, its evolution and function                                                         | 1st           |                                                                                                                       |
|      | 4                                | Microprocessor, its evolution and function Impact of Microprocessor on modern society                                               |               |                                                                                                                       |
|      | 7                                | *Assignment Topic                                                                                                                   |               |                                                                                                                       |
|      | 5                                | Revision of last unit                                                                                                               |               |                                                                                                                       |
|      | 6                                | Architecture of a Microprocessor (With reference to 8085                                                                            |               |                                                                                                                       |
| 2nd  |                                  | microprocessor)                                                                                                                     | 2nd           | Steps to enter, modify data/program and to execute a programme on 8085 kit                                            |
|      | 7                                | Architecture of a Microprocessor (With reference to 8085                                                                            |               |                                                                                                                       |
|      |                                  | microprocessor)                                                                                                                     |               |                                                                                                                       |
|      | 8                                | Concept of Bus, bus organization of 8085,                                                                                           |               |                                                                                                                       |
|      | 9                                | Functional block diagram of 8085 and function of each block                                                                         |               |                                                                                                                       |
| 3rd  |                                  | * A saignment Tennis                                                                                                                | 3rd           | Writing and execution of ALP for addition and sub station of two 8 bit number                                         |
|      |                                  | *Assignment Toppic                                                                                                                  |               |                                                                                                                       |
|      | 10                               | Pin details of 8085 and related signals                                                                                             |               |                                                                                                                       |
|      | 11                               | Demultiplexing of address/data bus                                                                                                  |               |                                                                                                                       |
|      | 12                               | Demultiplexing of address/data bus                                                                                                  |               |                                                                                                                       |
|      | 13                               | Generation of read/write control signals                                                                                            | 4th           | Writing and execution of ALP for arranging 10 numbers in ascending/descending order                                   |
| 4th  | 14                               | Steps to execute a stored programme                                                                                                 |               |                                                                                                                       |
|      | 15                               | Revision of Unit 2                                                                                                                  |               |                                                                                                                       |
|      | 16                               | Class test of unit 1 and unit 2                                                                                                     |               |                                                                                                                       |
|      | 17                               | Instruction Timing and Cycles ( Basic Introduction)                                                                                 |               | Writing and execution of ALP for 0 to 9 BCD counters (up/down counter according to choice stored in memory)           |
| 5th  | 18                               | Instruction cycle                                                                                                                   | 5th           |                                                                                                                       |
|      | 19                               | machine cycle                                                                                                                       |               |                                                                                                                       |
| ŀ    | 20                               | T-states                                                                                                                            |               |                                                                                                                       |
|      | 21                               | Fetch and execute cycle                                                                                                             |               |                                                                                                                       |
| 6th  | 22                               | Comparision between all the cyles                                                                                                   | 6th           | Interfacing exercise on 8255 like LED display control                                                                 |
|      | 23                               | Revision of Unit 3                                                                                                                  |               |                                                                                                                       |
|      | 24                               | Brief idea of machine and assembly languages                                                                                        |               |                                                                                                                       |
|      | 25                               | Machines and Mnemonic codes                                                                                                         | 7th           | Interfacing exercise on 8253 programmable interval timer                                                              |
|      | 26                               | Instruction format and Addressing mode                                                                                              |               |                                                                                                                       |
| 7th  | 27                               | Identification of instructions as to which addressing mode they belong                                                              |               |                                                                                                                       |
| -    | 28                               | Identification of instructions as to which addressing mode                                                                          |               |                                                                                                                       |
|      | 20                               | they belong                                                                                                                         |               |                                                                                                                       |
|      | 29                               | Concept of Instruction set                                                                                                          |               | Interfacing exercise on 8279 programmable KB/display interface like to display the hex code of key pressed on display |
| 8th  | 30                               | Explanation of the instructions of the following groups of                                                                          | 8th           |                                                                                                                       |
|      |                                  | instruction set                                                                                                                     |               |                                                                                                                       |
|      | 31                               | Explanation of the instructions of the following groups of                                                                          |               |                                                                                                                       |
|      | 31                               | instruction set                                                                                                                     |               |                                                                                                                       |
|      | 32                               | Explanation of the instructions of the following groups of                                                                          |               |                                                                                                                       |
|      |                                  | instruction set                                                                                                                     |               |                                                                                                                       |
|      | 33                               | Data transfer group, Arithmetic Group, Logic Group                                                                                  |               |                                                                                                                       |
| 9th  | 34                               | Stack, I/O and Machine Control Group                                                                                                | 9th           | Use of 8085 emulator for hardware testing                                                                             |
|      | 35                               | Stack, I/O and Machine Control Group                                                                                                |               |                                                                                                                       |
|      | 36                               | Programming exercises in assembly language (with the help                                                                           |               |                                                                                                                       |
|      | 37                               | of examples) Programming exercises in assembly language (with the help                                                              |               |                                                                                                                       |
| 10th | 37                               | of examples)                                                                                                                        | 10th          | Writing and execution of ALP for addition and sub station of two 8 bit number                                         |
|      | 38                               | Revision of unit 4                                                                                                                  |               |                                                                                                                       |
|      | 39                               | Class test of unit 4                                                                                                                |               |                                                                                                                       |
|      | 40                               | Concept of memory mapping,                                                                                                          |               |                                                                                                                       |
| _    | 41                               | partitioning of total memory space                                                                                                  |               |                                                                                                                       |
| 11th | 42                               | Address decoding                                                                                                                    | 11th          | Writing and execution of ALP for addition and sub station of two 8 bit numbers                                        |
|      | 43                               | concept of peripheral mapped I/O and memory mapped I/O                                                                              |               |                                                                                                                       |
|      |                                  | * Assignment Topic                                                                                                                  |               |                                                                                                                       |
|      | 44                               | concept of peripheral mapped I/O and memory mapped I/O                                                                              |               |                                                                                                                       |
|      | 4.5                              | * Assignment Topic                                                                                                                  |               |                                                                                                                       |
| ŀ    | 45<br>46                         | Interfacing of memory mapped I/O devices  Interfacing of memory mapped I/O devices                                                  | 12th          | Writing and execution of ALP for arranging 10 numbers in ascending/descending order                                   |
| 12th | 46                               | Interfacing of memory mapped I/O devices Revision                                                                                   |               |                                                                                                                       |
|      | 48                               | Concept of interrupt, Maskable and non-maskable                                                                                     |               |                                                                                                                       |
|      | 49                               | Edge triggered and level triggered interrupts, Software                                                                             | 13th          | Writing and execution of ALP for 0 to 9 BCD counters (up/down counter according to choice stored in memory)           |
|      | -                                | interrupt, Restart interrupts and its use                                                                                           |               |                                                                                                                       |
| Į.   | 50                               | Various hardware interrupts of 8085                                                                                                 |               |                                                                                                                       |
| 13th | 51                               | Servicing interrupts, extending interrupt system                                                                                    |               |                                                                                                                       |
| 13th | 52                               | Concept of programmed I/O operations,                                                                                               |               |                                                                                                                       |
| 13th | 32                               | sync data transfer, async data transfer (hand shaking)                                                                              | 14th          | Interfacing exercise on 8255 like LED display control                                                                 |
| 13th | 53                               |                                                                                                                                     |               |                                                                                                                       |
| 13th | 53<br>54                         | Interrupt driven data transfer, DMA                                                                                                 | 14th          | Interfacing exercise on 8255 like LED display control                                                                 |
|      | 53<br>54<br>55                   | Interrupt driven data transfer, DMA Serial output data, Serial input data                                                           | 14th          | Interfacing exercise on 8255 like LED display control                                                                 |
|      | 53<br>54<br>55<br>56             | Interrupt driven data transfer, DMA Serial output data, Serial input data Revision                                                  | 14th          | Interfacing exercise on 8255 like LED display control                                                                 |
|      | 53<br>54<br>55<br>56<br>57       | Interrupt driven data transfer, DMA Serial output data, Serial input data Revision 8255 PPI and 8253 PIT                            | 14th          |                                                                                                                       |
| 14th | 53<br>54<br>55<br>56<br>57<br>58 | Interrupt driven data transfer, DMA Serial output data, Serial input data Revision 8255 PPI and 8253 PIT 8257 / 8237 DMA controller |               | Writing and execution of ALP for 0 to 9 BCD counters (up/down counter                                                 |
|      | 53<br>54<br>55<br>56<br>57       | Interrupt driven data transfer, DMA Serial output data, Serial input data Revision 8255 PPI and 8253 PIT                            | 14th<br>15th  |                                                                                                                       |